Job Description
Tenstorrent is leading the industry on cutting-edge AI technology, revolutionizing performance expectations, ease of use, and cost efficiency. With AI redefining the computing paradigm, solutions must evolve to unify innovations in software models, compilers, platforms, networking, and semiconductors. Our diverse team of technologists have developed a high performance RISC-V CPU from scratch, and share a passion for AI and a deep desire to build the best AI platform possible. We value collaboration, curiosity, and a commitment to solving hard problems. We are growing our team and looking for contributors of all seniorities.
Job title
Senior DFT Engineer
Job description
We are looking for a person ready to take up the challenge of working in a high-profile project where we design and integrate multiple chiplets into a System-in-package, in collaboration with external stakeholders. You will work with Tenstorrent worldwide experts and leaders in the USA, Japan and other countries, and help us make our IP even better.
In this role, you will be responsible for DFT implementation using industry standard tools for high-speed CPU core design.
Your responsibilities
Integrate and verify test features in digital designs for effective manufacturing testing and silicon debug. Key responsibilities include:
Building entire chip-level DFT strategies
Inserting DFTs, including scan chains, memory BIST, and JTAG
Collaborating with RTL, physical design, and verification teams for testability throughout the design flow
Scripting and automating DFT flows using industry-standard EDA tools (e.g., Cadence, Synopsys, Siemens)
Running and analyzing ATPG and fault coverage reports
Supporting silicon bring-up and debug related to test features
Knowledge of advanced silicon technologies and methodologies for test coverage optimization
Experience with formal verification and signoff of inserted DFT logic
Strong communication and collaboration skills for cross-functional teamwork
Experience and qualifications
Bachelor, Master or PhD degree in electrical, computer engineering or computer science.
At least 10 years of relevant industry experience.
Experience with DFT standard tools (e.g. Synopsys/Siemens), scripting languages (e.g., TCL, Python) is required.
Experience with DFT planning, debug silicon by making SOC
Willingness to work with others in a highly complex decision space.
Skills at developing an DFT plan, monitoring key indicators and communicating resource needs, as well as scoping risk to deliver value on schedule.
Excellent verbal and written communication in English, and collaboration skills.
Nice to have
Fluency in Japanese.
Japanese work visa.
This offer of employment is contingent upon the applicant being eligible to access U.S. export-controlled technology. Due to U.S. export laws, including those codified in the U.S. Export Administration Regulations (EAR), the Company is required to ensure compliance with these laws when transferring technology to nationals of certain countries (such as EAR Country Groups D:1, E1, and E2). These requirements apply to persons located in the U.S. and all countries outside the U.S. As the position offered will have direct and/or indirect access to information, systems, or technologies subject to these laws, the offer may be contingent upon your citizenship/permanent residency status or ability to obtain prior license approval from the U.S. Commerce Department or applicable federal agency. If employment is not possible due to U.S. export laws, any offer of employment will be rescinded.